|
|
|
@ -91,48 +91,37 @@ typedef struct { |
|
|
|
|
*/ |
|
|
|
|
static const gpio_config_t gpio_default_config = { |
|
|
|
|
#if STM32_HAS_GPIOA |
|
|
|
|
{VAL_GPIOA_MODER, VAL_GPIOA_OTYPER, VAL_GPIOA_OSPEEDR, VAL_GPIOA_PUPDR, |
|
|
|
|
VAL_GPIOA_ODR, VAL_GPIOA_AFRL, VAL_GPIOA_AFRH}, |
|
|
|
|
{VAL_GPIOA_MODER, VAL_GPIOA_OTYPER, VAL_GPIOA_OSPEEDR, VAL_GPIOA_PUPDR, VAL_GPIOA_ODR, VAL_GPIOA_AFRL, VAL_GPIOA_AFRH}, |
|
|
|
|
#endif |
|
|
|
|
#if STM32_HAS_GPIOB |
|
|
|
|
{VAL_GPIOB_MODER, VAL_GPIOB_OTYPER, VAL_GPIOB_OSPEEDR, VAL_GPIOB_PUPDR, |
|
|
|
|
VAL_GPIOB_ODR, VAL_GPIOB_AFRL, VAL_GPIOB_AFRH}, |
|
|
|
|
{VAL_GPIOB_MODER, VAL_GPIOB_OTYPER, VAL_GPIOB_OSPEEDR, VAL_GPIOB_PUPDR, VAL_GPIOB_ODR, VAL_GPIOB_AFRL, VAL_GPIOB_AFRH}, |
|
|
|
|
#endif |
|
|
|
|
#if STM32_HAS_GPIOC |
|
|
|
|
{VAL_GPIOC_MODER, VAL_GPIOC_OTYPER, VAL_GPIOC_OSPEEDR, VAL_GPIOC_PUPDR, |
|
|
|
|
VAL_GPIOC_ODR, VAL_GPIOC_AFRL, VAL_GPIOC_AFRH}, |
|
|
|
|
{VAL_GPIOC_MODER, VAL_GPIOC_OTYPER, VAL_GPIOC_OSPEEDR, VAL_GPIOC_PUPDR, VAL_GPIOC_ODR, VAL_GPIOC_AFRL, VAL_GPIOC_AFRH}, |
|
|
|
|
#endif |
|
|
|
|
#if STM32_HAS_GPIOD |
|
|
|
|
{VAL_GPIOD_MODER, VAL_GPIOD_OTYPER, VAL_GPIOD_OSPEEDR, VAL_GPIOD_PUPDR, |
|
|
|
|
VAL_GPIOD_ODR, VAL_GPIOD_AFRL, VAL_GPIOD_AFRH}, |
|
|
|
|
{VAL_GPIOD_MODER, VAL_GPIOD_OTYPER, VAL_GPIOD_OSPEEDR, VAL_GPIOD_PUPDR, VAL_GPIOD_ODR, VAL_GPIOD_AFRL, VAL_GPIOD_AFRH}, |
|
|
|
|
#endif |
|
|
|
|
#if STM32_HAS_GPIOE |
|
|
|
|
{VAL_GPIOE_MODER, VAL_GPIOE_OTYPER, VAL_GPIOE_OSPEEDR, VAL_GPIOE_PUPDR, |
|
|
|
|
VAL_GPIOE_ODR, VAL_GPIOE_AFRL, VAL_GPIOE_AFRH}, |
|
|
|
|
{VAL_GPIOE_MODER, VAL_GPIOE_OTYPER, VAL_GPIOE_OSPEEDR, VAL_GPIOE_PUPDR, VAL_GPIOE_ODR, VAL_GPIOE_AFRL, VAL_GPIOE_AFRH}, |
|
|
|
|
#endif |
|
|
|
|
#if STM32_HAS_GPIOF |
|
|
|
|
{VAL_GPIOF_MODER, VAL_GPIOF_OTYPER, VAL_GPIOF_OSPEEDR, VAL_GPIOF_PUPDR, |
|
|
|
|
VAL_GPIOF_ODR, VAL_GPIOF_AFRL, VAL_GPIOF_AFRH}, |
|
|
|
|
{VAL_GPIOF_MODER, VAL_GPIOF_OTYPER, VAL_GPIOF_OSPEEDR, VAL_GPIOF_PUPDR, VAL_GPIOF_ODR, VAL_GPIOF_AFRL, VAL_GPIOF_AFRH}, |
|
|
|
|
#endif |
|
|
|
|
#if STM32_HAS_GPIOG |
|
|
|
|
{VAL_GPIOG_MODER, VAL_GPIOG_OTYPER, VAL_GPIOG_OSPEEDR, VAL_GPIOG_PUPDR, |
|
|
|
|
VAL_GPIOG_ODR, VAL_GPIOG_AFRL, VAL_GPIOG_AFRH}, |
|
|
|
|
{VAL_GPIOG_MODER, VAL_GPIOG_OTYPER, VAL_GPIOG_OSPEEDR, VAL_GPIOG_PUPDR, VAL_GPIOG_ODR, VAL_GPIOG_AFRL, VAL_GPIOG_AFRH}, |
|
|
|
|
#endif |
|
|
|
|
#if STM32_HAS_GPIOH |
|
|
|
|
{VAL_GPIOH_MODER, VAL_GPIOH_OTYPER, VAL_GPIOH_OSPEEDR, VAL_GPIOH_PUPDR, |
|
|
|
|
VAL_GPIOH_ODR, VAL_GPIOH_AFRL, VAL_GPIOH_AFRH}, |
|
|
|
|
{VAL_GPIOH_MODER, VAL_GPIOH_OTYPER, VAL_GPIOH_OSPEEDR, VAL_GPIOH_PUPDR, VAL_GPIOH_ODR, VAL_GPIOH_AFRL, VAL_GPIOH_AFRH}, |
|
|
|
|
#endif |
|
|
|
|
#if STM32_HAS_GPIOI |
|
|
|
|
{VAL_GPIOI_MODER, VAL_GPIOI_OTYPER, VAL_GPIOI_OSPEEDR, VAL_GPIOI_PUPDR, |
|
|
|
|
VAL_GPIOI_ODR, VAL_GPIOI_AFRL, VAL_GPIOI_AFRH}, |
|
|
|
|
{VAL_GPIOI_MODER, VAL_GPIOI_OTYPER, VAL_GPIOI_OSPEEDR, VAL_GPIOI_PUPDR, VAL_GPIOI_ODR, VAL_GPIOI_AFRL, VAL_GPIOI_AFRH}, |
|
|
|
|
#endif |
|
|
|
|
#if STM32_HAS_GPIOJ |
|
|
|
|
{VAL_GPIOJ_MODER, VAL_GPIOJ_OTYPER, VAL_GPIOJ_OSPEEDR, VAL_GPIOJ_PUPDR, |
|
|
|
|
VAL_GPIOJ_ODR, VAL_GPIOJ_AFRL, VAL_GPIOJ_AFRH}, |
|
|
|
|
{VAL_GPIOJ_MODER, VAL_GPIOJ_OTYPER, VAL_GPIOJ_OSPEEDR, VAL_GPIOJ_PUPDR, VAL_GPIOJ_ODR, VAL_GPIOJ_AFRL, VAL_GPIOJ_AFRH}, |
|
|
|
|
#endif |
|
|
|
|
#if STM32_HAS_GPIOK |
|
|
|
|
{VAL_GPIOK_MODER, VAL_GPIOK_OTYPER, VAL_GPIOK_OSPEEDR, VAL_GPIOK_PUPDR, |
|
|
|
|
VAL_GPIOK_ODR, VAL_GPIOK_AFRL, VAL_GPIOK_AFRH} |
|
|
|
|
{VAL_GPIOK_MODER, VAL_GPIOK_OTYPER, VAL_GPIOK_OSPEEDR, VAL_GPIOK_PUPDR, VAL_GPIOK_ODR, VAL_GPIOK_AFRL, VAL_GPIOK_AFRH} |
|
|
|
|
#endif |
|
|
|
|
}; |
|
|
|
|
|
|
|
|
@ -141,7 +130,6 @@ static const gpio_config_t gpio_default_config = { |
|
|
|
|
/*===========================================================================*/ |
|
|
|
|
|
|
|
|
|
static void gpio_init(stm32_gpio_t *gpiop, const gpio_setup_t *config) { |
|
|
|
|
|
|
|
|
|
gpiop->OTYPER = config->otyper; |
|
|
|
|
gpiop->OSPEEDR = config->ospeedr; |
|
|
|
|
gpiop->PUPDR = config->pupdr; |
|
|
|
@ -152,7 +140,6 @@ static void gpio_init(stm32_gpio_t *gpiop, const gpio_setup_t *config) { |
|
|
|
|
} |
|
|
|
|
|
|
|
|
|
static void stm32_gpio_init(void) { |
|
|
|
|
|
|
|
|
|
/* Enabling GPIO-related clocks, the mask comes from the
|
|
|
|
|
registry header file.*/ |
|
|
|
|
rccResetAHB1(STM32_GPIO_EN_MASK); |
|
|
|
@ -221,7 +208,6 @@ void __early_init(void) { |
|
|
|
|
* @brief SDC card detection. |
|
|
|
|
*/ |
|
|
|
|
bool sdc_lld_is_card_inserted(SDCDriver *sdcp) { |
|
|
|
|
|
|
|
|
|
(void)sdcp; |
|
|
|
|
/* TODO: Fill the implementation.*/ |
|
|
|
|
return true; |
|
|
|
@ -231,7 +217,6 @@ bool sdc_lld_is_card_inserted(SDCDriver *sdcp) { |
|
|
|
|
* @brief SDC card write protection detection. |
|
|
|
|
*/ |
|
|
|
|
bool sdc_lld_is_write_protected(SDCDriver *sdcp) { |
|
|
|
|
|
|
|
|
|
(void)sdcp; |
|
|
|
|
/* TODO: Fill the implementation.*/ |
|
|
|
|
return false; |
|
|
|
@ -243,7 +228,6 @@ bool sdc_lld_is_write_protected(SDCDriver *sdcp) { |
|
|
|
|
* @brief MMC_SPI card detection. |
|
|
|
|
*/ |
|
|
|
|
bool mmc_lld_is_card_inserted(MMCDriver *mmcp) { |
|
|
|
|
|
|
|
|
|
(void)mmcp; |
|
|
|
|
/* TODO: Fill the implementation.*/ |
|
|
|
|
return true; |
|
|
|
@ -253,7 +237,6 @@ bool mmc_lld_is_card_inserted(MMCDriver *mmcp) { |
|
|
|
|
* @brief MMC_SPI card write protection detection. |
|
|
|
|
*/ |
|
|
|
|
bool mmc_lld_is_write_protected(MMCDriver *mmcp) { |
|
|
|
|
|
|
|
|
|
(void)mmcp; |
|
|
|
|
/* TODO: Fill the implementation.*/ |
|
|
|
|
return false; |
|
|
|
@ -264,6 +247,4 @@ bool mmc_lld_is_write_protected(MMCDriver *mmcp) { |
|
|
|
|
* @brief Board-specific initialization code. |
|
|
|
|
* @todo Add your board-specific code, if any. |
|
|
|
|
*/ |
|
|
|
|
void boardInit(void) { |
|
|
|
|
|
|
|
|
|
} |
|
|
|
|
void boardInit(void) {} |
|
|
|
|